# Computer Assignment #2 - Fault Simulation Gate Classes (Preliminary)

Amirmahdi Joudi 2021-04-16

In this assignment, a simple fault simulation is designed. This is line oriented fault collapsing and is used to reduce the number of wires' faults. These faults are recognized and then simulated to find wrong results.

#### Wire:

Wire class as shown below, has variables for name, value, faultValue, faultyWire, wire\_idetifier, and inp\_for\_nth\_time.

Variable inp\_for\_nth\_time and those which are pointers are used to branch fanout that we talk more about it in Gate and FS classes.

```
#ifndef _WIRE_ H
#define _WIRE_ H "wire.hpp"

#include <string>

class Wire
{
  public:
    std::string name;
    char* value;
    char* faultValue;
    bool* faultyWire;
    int wire_identifier;
    int inp_for_nth_time;
    Wire();
    bool operator==(const Wire* w);
  private:
    static int number_of_wires;
};
#endif
```

## Gate:

All gates are inherited from class Gate. They have variables for 1 or 2 inputs and an output. There is also gate\_identifier. To do calculations; they make events on outputs. They check wires, faults, and if there is a fault, faultValue is being considered as wire actual value. Method get\_faults() return a vector of strings that contains wires' name, id and faults if exist. Mrthod branch\_out() makes

new wires for inputs which are used as a gate inputs for more than one time. They have new id, but are connected to previous wires.

```
class Gate
   int gate_identifier;
   Gate(Wire* in1, Wire* in2, Wire* out);
   Gate(Wire* in1, Wire* out);
         l void eval() = 0;
         l std::vector<std::string> get faults() = 0;
    virtual std::vector<Wire*> branch fanout();
       tual std::vector<Wire*> get inputs();
   Wire* get output();
   Wire* input1;
   Wire* input2;
   Wire* output;
    tatic int number of gates;
class Not : public Gate
    Not();
    Not(Wire* in1, Wire* out);
    void eval();
    std::vector<std::string> get faults();
    std::vector<Wire*> branch_fanout();
    std::vector<Wire*> get inputs();
class Nand : public Gate
    Nand();
    Nand(Wire* in1, Wire* in2, Wire* out);
    void eval();
     std::vector<std::string> get faults();
};
class Nor : public Gate
     Nor();
     Nor(Wire* in1, Wire* in2, Wire* out);
     void eval();
     std::vector<std::string> get faults();
```

## Compiler:

The following rules are checked:

- each line except endmodule has to end with ':'.
- module has to have name and it can not be same as keywords
- The necessary '(', ')', '#' and ',' are checked and extra spaces are removed
- all variables have to be defined and then be assigned as inputs and outputs
- wires, inputs and outputs can not have same names
- endmodule is necessary
- delay format can be #(to1,to0) or #(delay) but it can not be ignored as delay 0
- gates first argument is output and it can have any number of inputs

Finally an object of Logic is created which is actually our combinational circuit.

```
lass Compiler
   Compiler(std::string sv file address);
   Logic* get_logic();
   Logic* logic;
  std::vector<std::string> sv_lines;
std::vector<Wire*> io;
   std::vector<Wire*> inputs;
   std::vector<Wire*> outputs;
   std::vector<Wire*> wires;
   void assign_variables(std::string data, int line_num);
   void assign_iow variables(std::string data, int line num, std::string io);
void form_gate(std::string data, std::string gate, int line_num);
  void add io to logic();
void check sem comm syntax(std::string data, int line num);
void check module_line_syntax(std::vector-std::string> tokens, int line_num);
   void check io line syntax(std::string line, int line num);
   void check_io_correctness(std::string variable, int line_num, std::string io);
   void check_gate_line_syntax(std::string data, int line_num)
   Wire* find_output(std::vector<std::string> output);
  std::wector<int> find delay values(std::string data);
std::wector<int> find delay values(std::string data);
```

## Logic:

A vector of gate pointers are stored here. Then it sort gates suitabl for evaluations using a recursive functions and a class of FC is created which does fault collapsing operations.

```
class Logic
{
public:
    Logic();
    -Logic();
    void calculate();
    void L_NAND(Wire* output, std::vector<Wire*> inputs);
    void L_NOT(Wire* output, std::vector<Wire*> inputs);
    void set_inputs(std::vector<Wire*> inputs);
    void set_outputs(std::vector<Wire*> outputs);
    void set_intermediates(std::vector<Wire*> intermediates);
    FC* get_fc();

private:
    std::vector<Wire*> logic_inputs;
    std::vector<Wire*> logic_outputs;
    std::vector<Wire*> logic_intermediates;
    std::vector<Wire*> logic_outputs;
    std::vector<Wire*> logic
```

## FC:

It does branch\_fanout for gates and outputs. Also it finds faults and return it as a vector of string. It makes an object from class FS that does the simulation.

```
class FC
{
public:
    FC(std::vector<Gate*> _gates, std::vector<Wire*> _all_wires, std::vector<Wire*> _outputs, std::vector<Wire*> _inputs);
    std::vector<std::string> fault_collapse();
    F5* get_fs();
private:
    std::vector<Gate*> gates;
    std::vector<dire*> all_wires;
    std::vector<dire*> all_wires;
    std::vector<dire*> outputs;
    std::vector<dire*> inputs;
    std::vector<dire*
```

## FS:

The simulation of true and with faults values are done here. Then a vector of strings which true and with faults values for each case is created.

## CA2:

7

7

0

1

```
int Wire::number_of_wires = ZERO;
int Gate::number_of_gates = ZERO;
  int main(int argc, char* argv[])
           if(argc >= TWO)
                   Compiler compiler(argv[ONE]);
                            compiler.compile();
if(argc >= THREE)
{
                                    vector<string> faults;
vector<string> sim;
ofstream fc_output_file("fc_output_file.txt");
ofstream fs_output_file("fs_output_file.txt");
Logic* logic = compiler.get_logic();
                                    Logic* logic = compiler.get_logic();
logic->calculate();
FC* fc = logic-> get_fc();
faults = fc-> fault_collapse();
for(auto line:faults)
    fc_output_file << line << endl;
fc_output_file.close();
FS* fs = fc-> get_fs();
sim = fs-> calculate(argv[TWO]);
for(auto line:sim)
    fs_output_file << line << endl;
fs_output_file.close();</pre>
                           ch (invalid_argument& ex)
                            cerr << ex.what();</pre>
                     4
                                  1
                                               000
aa
                     9
                                  1
                                               001
Ь
                     5
                                  1
                                               010
ьь
                     10
                                1
                                               011
s
                     12
                                1
                                                100
s
                     б
                                 0
                                               101
s
                     б
                                  1
                                               110
sbar
                    8
                                  1
                                               111
```



